# ST-BUS" FAMILY MH89760 T1/ESF Framer & Interface #### **Features** - Complete interface to a bidirectional T1 link. - ST-BUS compatible. - D3/D4 or ESF framing and SLC-96 compatible. - 2 frame elastic buffer with 32 $\mu$ sec jitter buffer. - Insertion and detection of A, B,C,D bits. Signalling freeze, optional debounce. - Selectable B8ZS, jammed bit (ZCS) or no zero code suppression. - Yellow and blue alarm signal capabilities. - Bipolar violation count, F<sub>T</sub> error count, CRC error count. - Robbed bit signalling, overall or per channel. - Frame and superframe sync, signals, Tx and Rx. - AMI encoding and decoding. - Per channel, overall, and remote loop around. - 8 kHz synchronization output. - Digital phase detector between T1 line ST-BUS. - One uncommitted scan point and drive point. #### Applications - DS1/ESF digital trunk interfaces. - Computer to PBX interfaces (DMI and CPI). - High speed computer to computer data links. #### Description The MH89760 is Mitel's second generation T1 interface solution. The MH89760 meets the Extended Super Frame format (ESF), the current D3/D4 format and is compatible with SLC-96 systems. The MH89760 interfaces to the DS1 1.544 Mbit/sec digital trunk. Figure 1. Functional Block Diagram Absolute Maximum Ratings\* | | Parameter | Symbol | Min | Max | Units | |---|------------------------------------------------------|-----------------|----------------------|----------------------|-------| | 1 | Power Supplies with respect to V <sub>SS</sub> | V <sub>CC</sub> | 3 | 15 | V | | • | Tower supplies that tespess is 155 | V <sub>DD</sub> | 3 | 7 | V | | 2 | Voltage on any pin other than supplies, OUTA or OUTB | | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | ٧ | | 3 | | | | 15 | V | | 4 | Current at any pin other than supplies, OUTA or OUTB | | | 20 | mA | | 5 | | | | 200 | mW | | 6 | Storage Temperature | T <sub>ST</sub> | -20 | 85 | °C | Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Recommended Operating Conditions - Voltages are with respect to ground (Vss) unless otherwise stated. | | Parameters | Sym | Min | Typ | Max | Units | Test Conditions | |-----|------------------------------|-----------------|------|-----|-----------------|-------|-----------------| | 1 | Operating Temperature | T <sub>OP</sub> | 0 | | 70 | °C | | | 2 | Power Supplies | V <sub>CC</sub> | 11.4 | 12 | 12.6 | V | | | | 1 | $V_{DD}$ | 4.5 | 5.0 | 5.5 | V | | | | n<br>P<br>Input High Voltage | V <sub>IH</sub> | 2.4 | | V <sub>DD</sub> | V | Digital Inputs | | - 1 | t | V <sub>IH</sub> | | 3.0 | | V | Line Inputs | | 4 | Input Low Voltage | V <sub>IL</sub> | Vss | | 0.4 | V | Digital Inputs | | 1 | ' | VII | | 0.3 | | V | Line Inputs | <sup>\*</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### DC Flectrical Characteristics - Clocked operation over recommended temperature ranges. | | | Parameters | | Sym | Min | Тур⁴ | Max | Units | Test Conditions | |---|-------|---------------------------------|----------|------------------|-----|------|-----|-------|-----------------------------------------| | 1 | | Supply Current | | lcc | | 3.5 | 5 | mA | Outputs Unloaded | | • | Ĭ | | | I <sub>DD</sub> | | 12 | 15 | mA | Outputs Unloaded | | 2 | n p u | Input High Voltage | | V <sub>IH</sub> | 2.0 | | | V | Digital Inputs | | 3 | t | Input Low Voltage | | V <sub>IL</sub> | | | 0.8 | V | Digital Inputs | | 4 | • | Input Leakage Current | | IIL | | ±1 | ±10 | μΑ | Digital Inputs $V_{IN} = 0$ to $V_{DD}$ | | 5 | | Output High Current | Digital | Гон | 7 | 20 | | mA | Source Current V <sub>OH</sub> = 2.4V | | | | Output mgm current | E1.50 | Гон | 0.4 | | | mA | Source Current V <sub>OH</sub> = 2,4V | | 6 | | Output Low Current | Digital | loL | 2 | 10 | | mA | Sink Current V <sub>OL</sub> = 0.4V | | | 0 | , | E1.50 | loL | 4 | | | mA | Sink Current V <sub>OL</sub> = 0.4V | | 7 | u t p | Output Low Voltage OUTA or OUTB | | V <sub>OL</sub> | | | .25 | V | I <sub>OL</sub> = 10mA | | 8 | S | Input Impedance Rx | T to RxR | Z <sub>IN</sub> | | 400 | | Ω | | | | | RxT or Rx | R to Gnd | | | 1K | | Ω | | | 9 | 1 | Schmitt Trigger Input ( | XSt) | V <sub>T+</sub> | | | 4.0 | V | | | | | 3cminte rrigger input ( | ,,,, | V <sub>T</sub> _ | 1.5 | | | V | | <sup>\*</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. #### AC Electrical Characteristics' - Capacitance | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |---|------------------------|-----|-----|-----|-----|-------|-----------------| | 1 | Input Pin Capacitance | Cı | | 10 | | pF | | | 2 | Output Pin Capacitance | Co | | 10 | | pF | | <sup>†</sup> Timing is over recommended temperature & power supply voltages. † Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. # AC Electrical Characteristics' - Clock Timing (Figure 2 & 3) | | Characteristics | Sym | Min | Typ <sup>‡</sup> | Max | Units | Test Conditions | |---|-----------------------------|--------------------|-----|------------------|-------|-------|---------------------------| | 1 | C2i Clock Period | t <sub>p20</sub> | 400 | 488 | 600 | ns | | | 2 | C2i Clock Width High or Low | t <sub>W20</sub> | 200 | 244 | 300 | ns | t <sub>P20</sub> = 488 ns | | 3 | Frame Pulse Setup Time | t <sub>FPS</sub> | 50 | | | ns | | | 4 | Frame Pulse Hold Time | t <sub>FPH</sub> | 50 | | | ns | | | 5 | Frame Pulse Width | t <sub>FPW</sub> | 50 | | | ns | | | 6 | RxSF Output Delay | t <sub>FPOD</sub> | | | 125 | ns | 50pF Load | | 7 | TxSF Hold Time | t <sub>TxSFH</sub> | 0.5 | | 124.5 | μs | | | 8 | TxSF Setup Time | t <sub>TxSFS</sub> | 0.5 | | 124.5 | μs | | NB: Frame Pulse is repeated every 125µs in synchronization with the clock. † Timing is over recommended temperature & power supply voltages. ‡ Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing. Figure 2 - Clock & Frame Alignment for ST-BUS Streams Figure 3 - Clock & Frame Pulse Timing for ST-BUS Streams # AC Electrical Characteristics' - Timing For DS1 Link Bit Cells (Figure 4) | | Characteristics | Sym | Min | Тур | Max | Units | Test Conditions | |---|-------------------------------|------------------|-----|-----|-----|-------|-----------------| | 1 | E1.5o Clock Period | t <sub>PEC</sub> | | 648 | | ns | | | 2 | E1.50 Clock Width High or Low | t <sub>WEC</sub> | | 324 | | ns | | | 3 | E1.5o Clock Rise Time | t <sub>REC</sub> | | 60 | | ns | | | 4 | E1.50 Clock Fall Time | t <sub>FEC</sub> | | 20 | | ns | | <sup>†</sup>Timing is over recommended temperature & power supply voltage ranges. <sup>‡</sup>Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 4 - DS1 Receive Clock Timing #### AC Electrical Characteristics' - 2048 kbit/s ST-BUS Streams (Figure 5) | | Characteristics | Sym | Min | Typ | Max | Units | Test Conditions | |---|-------------------------|------------------|-----|-----|-----|-------|-----------------| | 1 | Serial Output Delay | t <sub>SOD</sub> | | | 125 | ns | 150pF load | | 2 | Serial Input Setup Time | t <sub>SIS</sub> | 15 | | | ns | | | 3 | Serial Input Hold Time | tsin | 50 | | | ns | | <sup>†</sup>Timing is over recommended temperature & power supply voltage ranges. ‡Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 5 - ST-BUS Stream Timing # AC Electrical Characteristics, - XCTL, XSt, & E8Ko (Figure 6, 7, & 8) | | Parameters | Sym | Min | Typ‡ | Max | Units | Test Conditions | |-----|----------------------------|------------------|-----|------|-----|-------|---------------------------------------| | 1 | External Control Delay | t <sub>XCD</sub> | | | 140 | ns | | | _ 2 | External Status Setup Time | t <sub>XSS</sub> | | | 100 | ns | | | 3 | External Status Hold Time | t <sub>XSH</sub> | | | 400 | ns | | | 4 | 8 kHz Output Delay | t <sub>8OD</sub> | | | 150 | ns | · · · · · · · · · · · · · · · · · · · | | 5 | 8 kHz Output Low Width | t <sub>8OL</sub> | | 78 | | μs | | | 6 | 8 kHz Output High Width | t <sub>8OH</sub> | | 47 | | μs | | | 7 | 8 kHz Rise Time | t <sub>8R</sub> | | | 10 | ns | | | 8 | 8 kHz Fall Time | t <sub>8F</sub> | | | 10 | ns | | <sup>†</sup>Timing is over recommended temperature & power supply voltage ranges. ‡Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 6 - XCTL Timing Figure 7 - XST Timing Figure 8 - E8Ko Timing # AC Electrical Characteristics - DS1 Link Timing (Figure 9 & 10) | | Parameters | Sym | Min | Typ‡ | Max | Units | Test Conditions | |---|-------------------------------|--------------------|------|------|-----|-------|-----------------| | 1 | Transmit Steering Delay | t <sub>TSD</sub> | 50 | | 150 | ns | 150 pF Load | | 2 | Received Steering Rise Time | t <sub>RSR</sub> | | 20 | | ns | | | 3 | Received Steering Fall Time | t <sub>RSF</sub> | | 20 | | ns | | | 4 | Received Steering Pulse Width | t <sub>RSW</sub> | | 244 | | ns | See Note 1 | | 5 | Received Data Delay | t <sub>RDD</sub> | | | 100 | ns | | | 6 | Received Data Setup Time | t <sub>RDS</sub> | - 15 | | | ns | See Note 1 | | 7 | Received Data Hold Time | t <sub>RDH</sub> | 60 | | | ns | See Note 1 | | 8 | C1.5i Period | t <sub>PC1.5</sub> | 500 | 648 | 800 | ns | | | 9 | C1.5i Pulse Width High or Low | t <sub>WC1.5</sub> | 250 | 324 | | ns | | <sup>†</sup>Timing is over recommended temperature & power supply voltage ranges. <sup>‡</sup>Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 9 - Transmit Timing for DS1 Link Figure 10 - Receive Timing for DS1 Link (see Note 1) <sup>\*</sup>Note 1: $\overline{RxA}$ and $\overline{RxB}$ are derived from RxT and RxR which must meet CCITT G.732. The parameters $t_{RDS}$ and $t_{RDH}$ are related to device functionality. Network constraints may require tighter tolerances than the device specifications. The frequency of E1.50 must be adjusted with the external inductor to meet the device and/or the network tolerances. # AC Electrical Characteristics - DS1 Link Timing (Figure 11 & 12) | | Parameters | Sym | Min | Typ‡ | Max | Units | Test Conditions | |---|--------------------------------|-------------------|-----|------|-----|-------|-----------------| | 1 | Transmit FDL Setup Time | t <sub>DLS</sub> | 110 | | | ns | | | 2 | Transmit FDL Hold Time | t <sub>DLH</sub> | 70 | | | ns | | | 3 | Receive FDL Output Delay | t <sub>DLOD</sub> | | | 0 | ns | 50 pF Load | | 4 | Facility Data Link Clock Delay | t <sub>FCD</sub> | | | 135 | ns | 50 pF Load | <sup>†</sup> Timing is over recommended temperature & power supply voltage ranges. ‡ Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing. Figure 11 - Clock & Frame Alignment for RxFDL and TxFDL Figure 12 - Facility Data Link Timing Figure 16 - Functional DS1 Receive Timing E8Ko Figure 17 - D\$1 Transmit Timing # Pin Description | Pin # | Name | Description | |--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | NC | No Connect. | | 3 | E1.50 | 1.544 MHz Extracted Clock (Output). This clock is extracted by the device from the received DS1 signal. The clock is used internally for clocking in data received at RxA, RxB and RxD. It is made available on this pin to permit tuning of te clock extraction circuit. | | 4 | $V_{DD}$ | System Power Supply. +5V. | | 5 | RxA | Received A (Output). The bipolar DS1 signal received by the device at RxR and RxT is converted to a unipolar format and output at this pin. In a typical application the signal would be combined with the output at $\overline{\text{RxB}}$ using a NAND gate and input at RxD. | | 6<br>7 | RxT<br>RxR | Receive Tip and Ring Inputs. Bipolar split phase inputs designed to be connected directly to the input transformer. Impedance to ground is approximately $1k\Omega$ . Impedance between pins = $430\Omega$ . | | 8 | RxB | <b>Received B (Output).</b> The bipolar DS1 signal received by the device at RxR and RxT is converted to a unipolar format and output at this pin. In a typical application the signal would be combined with the output at $\overline{RxA}$ using a NAND gate and input at RxD. | | 9 | RxD | <b>Receive Data (Input).</b> This is the data input for the DS1 receiver and the clock extraction circuit. The signals output at RxA and RxB are combined externally using a NAND gate and applied at this pin. | | 10 | CSTi1 | Control ST-BUS Input #1. A 2048 kbit/s serial control stream which carries 24 per-channel control words. | | 11 | CSTi0 | <b>Control ST-BUS Input #0.</b> A 2048 kbit/s serial control stream that contains 24 per channel control words and two master control words. | | 12 | E8Ko | <b>8 kHz Extracted Clock (Output).</b> This is an 8 kHz output generated by dividing the extracted 1.544 MHz clock by 193 and aligning it with the received DS1 frame. The 8 kHz signal can be used for synchronizing system clocks to the extracted 1.544 MHz clock. When digital loopback is enabled, the 8kHz is derived from C1.5. | | 13 | XCtl | <b>External Control (Output).</b> This is an uncommitted external output pin which is set or reset via bit 3 in Master Control Word 1 on CSTiO. The state of XCtl is updated once per frame. | | 14 | XSt | <b>External Status (Schmitt Trigger Input).</b> The state of this pin is sampled once per frame and the status is reported in bit 5 of Master Status Word 2 on CSTo. | Pin Description (continued) | Pin # | Name | Description | |----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CSTo | Control ST-BUS Output. This is a 2048 kbit/s serial control stream which provides the 24 per-channel status words, and two master status words. | | 16 | NC | No connect. | | 17 | l | Data ST-BUS Input. This pin accepts a 2048 kbit/s serial stream which contains the 24 PCM or data channels to be transmitted on the T1 trunk. | | 18 | C2i | 2.048 MHz System Clock (Input). This is the master clock for the ST-BUS section of the chip.All data on the ST-BUS is clocked in on the falling edge of C2i and out on the rising edge. | | 19 | E1.50 | 1.544 MHz Extracted Clock (Output). This clock is extracted by the device from the received DS1 signal. The clock is used internally for clocking in data received at RxA, RxB and RxD. It is made available on this pin to permit tuning of the clock extraction circuit. | | 20 | FOi | Frame Pulse Input. This is the frame synchronization signal which defines the beginning of the 32 channel ST-BUS frame. | | 21 | Vss | System ground. | | 22-24 | NC | No Connect. | | 25 | OUTA | Output A (Open Collector Output). This is the output of the DS1 transmitter circuit. It is suitable for use with an external pulse transformer to generate the transmit bipolar line signal. | | 26 | TxSF | <b>Transmit Superframe Pulse Input.</b> A low going pulse applied at this pin will set the transmit superframe to 1. The device will free run if this pin is held high. | | 27 | RxSF | Received Superframe Pulse Output. A pulse output on this pin designates that the next frame of data on the ST-BUS is from frame 1 of the received superframe. The period is 12 frames long in D3/D4 modes and 24 frames in ESF mode. Active only when device is synchronized to received DS1 signal. | | 28 | C1.5i | 1.544 MHz clock input. This is the transmit line clock. It must be phase-locked to the system clock. This is the clock used to output data on OUTA, OUTB. Data is clocked out on the rising edge of C1.5i. | | 29 | OUTB | Output B (Open Collector Output). This is the output of the DS1 transmitter circuit. It is suitable for use with an external pulse transformer to generate the transmit bipolar line signal. | | 30 | RxFDL | <b>Received Facility Data Link (Output).</b> A $4 \text{kHz}$ serial output stream that is demultiplexed from the FDL in ESF mode, or the received $F_S$ bit pattern when in SLC96 mode. It is clocked out on the rising edge of RxFDLCIk. | | 31 | DSTo | Data ST-BUS Output. A 2048 kbit/s serial output stream which contains the 24 PCM or data channels received from the DS1 line. | | 32 | RxFDLCIk | <b>Receive Facility Data Link Clock Output.</b> A 4 kHz clock used to output FDL information. Data is output on the rising edge of the clock. | | 33 | Vss | System Ground. | | 34 | TxFDLClk | <b>Transmit Facility Data Link Clock Output.</b> A 4 kHz clock used to input FDL information. Data is clocked in on the rising edge of the clock. | | 35 | V <sub>CC</sub> | System Supply. 12 Volts, +/- 10 % | | 36 | TxFDL | <b>Transmit Facility Data Link (Input).</b> A 4 kHz serial input stream that is muxed into the FDL position in the ESF mode, or the $F_S$ pattern when in SLC96 mode. It is clocked in on the rising edge of TxFDLCLK. | | 37<br>38 | LA<br>LB | An external tuneable inductor is connected between these two pins to adjust the free running frequency of the extracted clock. The inductor is 43 to 48.5 $\mu$ H. | | 39 & 40 | NC | No Connect. | | | 24 | |----------|--------------| | 8 | 23 | | 53 | 22 | | × 58 | | | 27 | 21 | | 56 | 2 | | 25 | 6 | | 7 × | П | | 23 | ∞ | | 22 | 디 | | 21 | 16 | | 8 × | П | | 19 | 12 | | <u>8</u> | 4 | | 17 | 2 | | 9 × | П | | 15 | 2 | | 4 | 턾 | | 13 | 흳 | | × 12 | П | | = | 6 | | 0 | <b>∞</b> | | 6 | | | ∞× | Н | | 7 | 9 | | 9 | 2 | | 2 | 4 | | 4 × | Н | | | 3 | | 7 | 2 | | | $\mathbb{H}$ | | 0 X | $\dashv$ | | FĤ | - | | DSTi | DS1 | # 2 × ∞ 10 ∞ × ST-BUS CHANNEL VERSUS DS1 CHANNEL TRANSMITTED # ST-BUS CHANNEL VERSUS DS1 CHANNEL RECEIVED 23 20 19 18 16 14 13 12 ဖ 0 × DS1 DSTo 25 7 24 X | 31<br>W2 | T | 7 | |--------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------| | % % % <del>-</del> | 7 | [ | | 8 2 3 F | 12 | 3 | | - Q Z 38 | 15 | 1 | | 12 × | T | 1 | | 2 S S - | = | [ | | - 8 PC | ž | | | 24<br>C& C4 | 5 | | | × 33 | | 1 | | - & S 5 | 200 | | | 12 S - | F | | | 8 Z § - | 13 14 15 16 17 18 19 20 21 22 23 24 | | | ⊕× | | ST-BUS CHANNE! VERSIIS DS1 CHANNE! CONTROLLED | | & 7 § − | 15 | 1 2 | | 5 Z Z − | 4 | | | 5 7 § − | 2 | | | 15<br>MC<br>W1 | 5 6 7 8 9 10 11 12 | Ě | | 4 7 S − | 12 | 2 | | £ ⊼ ≶ − | Ξ | ] } | | 7 | 10 | ] | | Ξ× | | I N | | 5 Z § - | 6 | ] \{\f\} | | e 5 § − | ∞ | S | | 8<br>7 € 1 | 7 | - I | | ~ × | | | | o PC € | 9 | | | 2 | 5 | Q., | | 4 N S − | 4 | \<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\<br>\ | | m × | | WO | | - 58 - | 3 | L CO<br>TROL | | - 5 S - | 2 | ANNE<br>CON | | 0 Z § − | - | R CH, | | | | = PE | | CSTIO PC PC PC 3 PC PC PC 7 PC PC PC 11 PC | DS1 | PCCW = PER CHANNEL CONTROL WORD MCW1/2 = MASTER CONTROL WORD 1/2 | | | | PCO<br>MCV | ST-BUS CHANNEL VERSUS DS1 CHANNEL CONTROLLED | ⊩ ‰ × | Ī | l | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------| | 2 \ \<br>2 \ \<br>2 \ \ | 24 | | | 2 | 23 | 1 | | 2 \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 22 | 1 | | 27<br>× | | 1 | | 26<br>C& C<br>2 | 21 | | | 25<br>2 | 19 20 | | | 2 4 5 6 8 9 10 12 13 14 16 17 18 20 21 22 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | 19 | | | × 33 | | l | | 22<br>28<br>2 | 18 | | | 21<br>20<br>2 | 16 17 | | | 2 | 16 | | | <del>6</del> × | | | | 2 CV<br>CV<br>2 CV | 14 15 | | | 2 CW 2 | | | | 16<br>CW<br>CW | 13 | | | 55 × | | | | 4 7 N 2 | 12 | | | £ 5 \$ 2 | 11 | | | 2 5 S 2 | 10 | | | =× | | | | 2 S S 2 | <u></u> | | | e 7 § ∠ | ∞ | | | 2 G R & | 7 | | | ^ × | _ | | | 2886 | 9 | | | 2 8 8 5 | 2 | _ | | 4 7 8 2 | 4 | VORD | | m × | 4 | õ | | 252 | | CONT | | 0 1 2<br>PC PC PC<br>CW CW CW | 7 | INNEL CONTROL WORD | | 0 1 2 4 5 6 8 9 10 12 13 14 16 17 18 20 21 22 24 25 26 28 29 30 PC | 4 | CHAN | | 1 _ 1 | LSG | PCCW = PER CHAN | ST-BUS CHANNEL VERSUS DS1 CHANNEL CONTROLLED | | _ | | | |----------------------------------|-----|-----|------------------| | 31<br>MS<br>W2 | | | | | %<br>≥<br>SS | | 1/6 | 4.7 | | PCS<br>W | | | 6.3 | | 28<br>V S | | 22 | 7 | | 72 × | | | 1 | | 26<br>PCS × | | 71 | , | | 25<br>PCS<br>W | | 20 | 3 | | 24<br>≥ S | | 19 | 1 | | ≈× | Ì | | Ì | | 21 22<br>PCS PCS<br>W W | | 8 | 2 | | 22<br>≥ × | | 17 | 1 | | 19 20<br>× S × | I | 16 | | | 5 × | I | | Ī | | 85 × | I | 15 | | | PCS<br>W | I | 7 | | | 5 S ≥ | I | 13 | | | 15<br>MS<br>W1 | | | | | 14<br>PCS<br>W | ŀ | 12 | | | 13<br>PCS<br>W | l | Ξ | l | | 12<br>PCS<br>W | l | 9 | l | | 7 PCS PCS PCS 11 P P V W W W X V | l | | | | 5 S ≯ | Ŀ | 5 | ĺ | | e S<br>S | ľ | 20 | | | 8 S<br>S | Ļ | _ | | | ~ × | L | | | | ဖပ္ဗွဲ≥ ့ | ļ | ٥ | ı | | S<br>PCS I | | Λ | Į, | | 4<br>PCS I | ŀ | 4 | 10074 | | F S ≥ | L | | 1 31 14 | | 2<br>PCS<br>₩ | Ĺ | 2 | DEL CTATILE MODE | | PCS I | | 7 | JANAL | | PCS | • | _ | C | | CSTo | 200 | | CCAN - DED | | | | - 1 | 2 | Figure 18 - ST-BUS Channel Allocations ST-BUS VERSUS DS1 CHANNEL STATUS #### **Functional Description** The MH89760 is a thick film hybrid solution for a T1 interface. All of the formatting and signalling insertion and detection is done by the device. Various programmable options in the device include: ESF, D3/D4 or SLC-96 mode, common channel or robbed bit signalling, zero code suppression, alarms and, local and remote loopback. The MH89760 also has built in bipolar line drivers and receivers and a clock extraction. All data and control information is communicated to the MH89760 via 2048 kbit/s serial streams conforming to Mitel's ST-BUS format. The ST-BUS is a TDM serial bus that operates at 2048 kbits/s. The serial streams are divided into 125 µsec frames that are made up of 32 8 bit channels. A serial stream that is made up of these 32 8 bit channels is known as an ST-BUS stream, and one of these 64 kbit/s channels is known as an ST-BUS channel. The system side of the MH89760 is made up of STBUS inputs and outputs, i.e. control inputs and outputs (CSTi/o) and data inputs and outputs (DSTi/o). These signals are functionally represented in Figure 15. The DS1 line side of the device is made up of the split phase inputs (RxT, RxR) and outputs (OUTA, OUTB) that can be connected to line coupling transformers. Functional transmit and receive timing is shown in Figures 16 and 17. Data for transmission on the DS1 line is clocked serially into the device at the DSTi pin. The DSTi pin accepts a 32 channel time division multiplexed ST-BUS stream. Data is clocked in with the falling edge of the C2i clock. ST-BUS frame boundaries are defined by the frame pulse applied at the F0i pin. Only 24 of the available 32 channels on the ST-BUS serial stream are actually transmitted on the DS1 side. The unused 8 channels are ignored by the device. Data received from the DS1 line is clocked out of the device in a similar manner at the DSTo pin. Data is clocked out on the rising edge of the C2i clock. Only 24 of the 32 channels output by the device contain the information from the DS1 line. The DSTo pin is, however, actively driven during the unused channel timeslots. Figure 18 shows the correspondence between the DS1 channels and the ST-BUS channels. All control and monitoring of the device is accomplished through two ST-BUS serial control inputs and one serial control output. Control ST-BUS input number 0 (CSTi0) accepts an ST-BUS serial stream which contains the 24 per channel control words and two master control words. The per channel control words relate directly to the 24 information channels output on the DS1 side. The master control words affect operation of the whole device. Control ST-BUS input number 1 (CSTi1) accepts an ST-BUS stream containing the A, B, C and D signalling bits. The relationship between the CSTi channels and the controlled DSO channels is shown in Figure 18. Status and signalling information is received from the device via the control ST-BUS output (CSTo). This serial output stream contains two master status words, 24 per channel status words and one Phase Status Word. Figure 18 shows the correspondence between the received DS1 channels and the status words. Detailed information on the operation of the control interface is presented below. #### **Programmable Features** The main features in the device are programmed through two master control words which occupy channels 15 and 31 in Control ST-BUS input stream number 0 (CSTi0). These two eight bit words are used to: - Select the different operating modes of the device ESF, D3/D4 or SLC-96. - Activate the features that are needed in a certain application; common channel signalling, zero code suppression, signalling debounce, etc. - Turn on in service alarms, diagnostic loop arounds, and the external control function. Tables 1 and 2 contain a complete explanation of the function of the different bits in Master Control Words 1 and 2. #### **Major Operating Modes** The major operating modes of the device are enabled by bits 2 and 4 of Master Control Word 2. The Extended Superframe(ESF) mode is enabled when bit 4 is set high. Bit 2 has no effect in this mode. The ESF mode enables the transmission of the 5 bit pattern shown in Table 3. This includes the frame/ superframe pattern, the CRC-6, and the Facility Data Link (FDL). The device generates the frame/multiframe pattern and calculates the CRC for each superframe. The data clocked into the TML ESF mode will also insert A, B, C and D signalling bits into the 24 frame multiframe. The DS1 frame begins after approximately 25 periods of the C1.5i clock from the F0i frame pulse. | Bit | Name | Description | |-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Debounce | When set the received A, B, C and D signalling bits are reported directly in the per channel status words output at CSTo. When clear, the signalling bits are debounced for 6 to 9 ms before they are placed on CSTo. | | 6 | TSPZCS | <b>Transparent Zero Code Suppression.</b> When this bit is set, no zero code suppression is implemented. | | 5 | B8ZS | Binary Eight Zero Suppression. When this bit is set, B8ZS zero code suppression is enabled. When clear, bit 7 in data channels containing all zeros is forced high before being transmitted on the DS1 side. This bit is inactive if the TSPZCS bit is set. | | 4 | 8kHSel | <b>8 kHz Output Select.</b> When set, the E8Ko pin is held high. When clear, the E8Ko generates an 8 kHz output derived from the extracted 1.544 MHz clock or C1.5i clock (See Pin Description for E8Ko). | | 3 | XCtl | External Control Pin. When set, the XCtl pin is held high. When clear, XCtl is held low. | | 2 | ESFYLW | <b>ESF Yellow Alarm.</b> Valid only in ESF mode. When set, a sequence of eight 1's followed by eight 0's is sent in the FDL bit positions. When clear, the FDL bit contains data input at the TxFDL pin. | | 1 | Robbed bit | When this bit is set, robbed bit signalling is disabled on all DSO transmit channels. When clear, A, B, C and D signalling bit insertion in bit 8 for all DSO transmit channels in every 6 <sup>th</sup> frame is enabled. | | 0 | YLALR | Yellow Alarm. When set, bit 2 of all DSO channels is set low. When clear, bit 2 operates normally. | Table 1 - Master Control Word 1 (Channel 15, CSTi0) | Bit | Name | Description | |-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RMLOOP | Remote Loopback. When set, the data received at RxR and RxT is looped back to OUTB and OUTA respectively. The data is clocked into the device with the extracted 1.544 MHz clock. The device still monitors the received data and outputs it at DSTo. The device operates normally when the bit is clear. | | 6 | DGLOOP | <b>Digital Loopback.</b> When set, the data input on DSTi is looped around to DSTo. The normal received data on RxR and RxT is ignored. However, the data input at DSTi is still transmitted on OUTA and OUTB. The device frames up on the looped data using the C1.5i clock. | | 5 | ALL1'S | All One's Alarm. When set, the chip transmits an unframed all 1's signal on OUTA and OUTB. | | 4 | ESF/D4 | <b>ESF/D4 Select.</b> When set, the device is in ESF mode. When clear, the device is in D3/D4 mode. | | 3 | ReFR | <b>Reframe.</b> If set for at least one frame and then cleared, the chip will begin to search for a new frame position. Only the change from high to low will cause a reframe, not a continuous low level. | | 2 | SLC-96 | <b>SLC-96 Mode Select.</b> The chip is in SLC-96 mode when this bit is set. This enables input and output of the $F_S$ bit pattern using the same pins as the facility data link in ESF mode. The chip will use the same framing algorithm as D3/D4 mode. The user must insert the valid $F_S$ bits in 2 out of 6 superframes to allow the receiver to find superframe sync, and the transmitter to insert A and B bits in every 6th frame. The SLC-96 FDL completely replaces the $F_S$ pattern in the outgoing S bit position. Inactive in ESF mode. | | 1 | CRC/MIMIC | In ESF mode, when set, the chip disregards the CRC calculation during synchronization. When clear, the device will check for a correct CRC before going into synchronization. In D3/D4 mode, when set, the device will synchronize on the first correct S-bit pattern detected. When this bit is clear, the device will not synchronize if it has detected more than one candidate for the frame alignment pattern (i.e., a mimic). | | 0 | Maint. | <b>Maintenance Mode.</b> When set, the device will declare itself out-of-sync if 4 out of 12 consecutive $F_T$ bits are in error. When clear, the out-of-sync threshold is 2 errors in 4 $F_T$ bits. In this mode, four consecutive bits following an errored $F_T$ bit are examined. | Table 2 - Master Control Word 2 (Channel 31, CSTi0) | FRAME # | FPS | FDL | CRC | SIGNALLING + | |---------|-----|-----|-----|--------------| | 1 | | X | | | | 2 | | | CB1 | | | 3 | | X | | | | 4 | 0 | | | | | 5 | | Х | | | | 6 | | | CB2 | Α | | 7 | | Х | | | | 8 | 0 | | | | | 9 | | X | | | | 10 | | | CB3 | | | 11 | | Х | | | | 12 | 1 | | | В | | 13 | | X | | | | 14 | | | CB4 | | | 15 | | X | | | | 16 | 0 | | | | | 17 | | Х | | | | 18 | | | CB5 | С | | 19 | | Х | | | | 20 | 1 | | | | | 21 | | X | | | | 22 | | | CB6 | | | 23 | | Х | | | | 24 | 1 | | | D | Table 3 - ESF Frame Pattern † These signalling bits are only valid if the robbed bit signalling During synchronization the receiver locks on to the incoming frame, calculates the CRC and compares it to the CRC received in the next multiframe. The device will not declare itself to be in synchronization unless a valid framing pattern in the S-bit is detected and a correct CRC is received. The CRC check in this case provides protection against false framing. The CRC check can be turned off by setting bit 1 in Master Control Word 2. The device can be forced to resynchronize itself. If Bit 3 in Master Control Word 2 is set for one frame and then subsequently reset, the device will start to search for a new frame position. The decision to reframe is made by the user's system processor on the basis of the status conditions detected in the received master status words. This may include consideration of the number of errors in the received CRC in conjunction with an indication of the presence of a mimic. When the device attains synchronization the mimic bit in Master Status Word 1 is set if the device found another possible candidate when it was searching for the framing pattern. Note that the device will resynchronize automatically if the errors in the terminal framing pattern ( $F_T$ or FPS) exceed the threshold set with bit 0 in Master Control Word 2. | FRAME # | F <sub>T</sub> | Fs | SIGNALLING † | |---------|----------------|----|--------------| | 1 | 1 | Î | | | 2 | | 0 | | | 3 | 0 | | | | 4 | | 0 | | | 5 | 1 | | | | 6 | | 1 | Α | | 7 | 0 | | | | 8 | | 1 | | | 9 | 1 | | | | 10 | | 1 | | | 11 | 0 | | | | 12 | | 0 | В | Table 4 - D3/D4 Framer † These signalling bits are only valid if the robbed bit signalling is active. Standard D3/D4 framing is enabled when bit 4 of Master Control Word 2 is reset (logic 0). In this mode the device searches for and inserts the framing pattern shown in Table 4. This mode only supports AB bit signalling, and does not contain a CRC check. The CRC/MIMIC bit in Master Control Word 2, when set high, allows the device to synchronize in the presence of a mimic. If this bit is reset, the device will not synchronize in the presence of a mimic. (Also refer to section on Framing Algorithm.) In the D3/D4 mode the device can also be made compatible with SLC-96 by setting bit two of Master Control Word 2. This allows the user to insert and extract the signalling framing pattern on the DS1 bit stream using the FDL input and output pins. The user must format this 4 kbits of information externally to meet all of the requirements of the SLC-96 specification (see Table 5). The device multiplexes and demultiplexes this information into the proper position. This mode of operation can also be used for any other application that uses all or part of the signalling framing pattern. As long as the serial stream clocked into the TxFDL contains two proper sets of consecutive synchronization bits (as shown in Table 5 for frames 1 to the device will be able to insert and extract the A,B signalling bits. The TxSF pin should be held high in this mode. Superframe boundaries cannot be defined by a pulse on this input. The RXSF output functions normally and indicates the superframe boundaries based on the synchronization pattern in the F<sub>5</sub> received bit position. #### Zero Code Suppression The combination of bits 5 and 6 in Master Control Word 1 allow one of three zero code suppression schemes to be selected. The three choices are: none, binary 8 zero suppression (B8ZS), or jammed bit (bit | Frame<br># | F <sub>T</sub> | Fst | Notes | Frame<br># | F <sub>T</sub> | Fst | Notes | |------------|----------------|-----|-------------------|------------|----------------|----------|------------------| | 1 | 1_ | | | 37 | 1 | | | | 2 | ļ | 0 | | 38 | T | X | | | 3 | 0 | | | 39 | 0 | <u> </u> | X =Concentrator | | 4 | | 0 | | 40 | | Х | Field Bits | | 5 | 1 | | | 41 | 1 | | The Late Sites | | 6 | | 0 | | 42 | | X | | | 7 | 0 | | | 43 | 0 | | | | 8 | | 1 | | 44 | | X | | | 9 | 1 | | | 45 | 1 | | | | 10 | | 1 | Resynchronization | 46 | | Х | | | 11 | 0 | | Data | 47 | _0 | | | | 12 | | 1 | Bits | 48 | | S | | | 13 | 1 | | | 49 | 1 | | S = Spoiler Bits | | 14 | | 0 | | 50 | | S | 3 – Spoiler Bits | | 15 | 0 | | | 51 | 0 | | | | 16 | | 0 | | 52 | | S | | | 17 | 1 | | | 53 | 1 | | | | 18 | | 0 | | 54 | | С | | | 19 | 0 | | | 55 | 0 | | C = Maintenance | | 20 | | 1 | | 56 | | C | Field | | 21 | 1 | | | 57 | 1 | | Bits | | 22 | | _1_ | | 58 | | C | bits | | 23 | 0 | | | 59 | 0 | | | | 24 | | 1 | | 60 | | Α | A = Alarm Field | | 25 | _1_ | | | 61 | 1 | | Bits | | 26 | | X | | 62 | | Α | | | 27 | 0 | | | 63 | 0 | | | | 28 | | X | X = Concentrator | 64 | | L | | | 29 | 1 | | Field Bits | 65 | 1 | | | | 30 | | _X | | 66 | | L | L = Line Switch | | 31 | 0 | | | 67 | 0 | | Field Bits | | 32 | | _X | | 68 | I | L | 11010 510 | | 33 | 1 | | | 69 | 1 | | | | 34 | | _X | | 70 | I | L | | | 35 | _0 | | | 71 | 0 | | S = Spoiler Bits | | 36 | | Х | 7.11.5.515.61 | 72 | | 5 | | Table 5 - SLC-96 Framing Pattern ${f t}$ Note: The ${\sf F_S}$ pattern has to be supplied by the user Figure 19 - B8ZS Output Coding 7 forced high). No zero code suppression allows the device to interface with systems that have already applied some form of zero code suppression to the data input on DSTi. B8ZS zero code suppression replaces all strings of 8 zeros with a known bit pattern and a specific pattern of bipolar violations. This bit pattern and violation pattern is shown in Figure 19. The receiver monitors the received bit pattern and the bipolar violation pattern and replaces all matching strings with 8 zeros. #### Loopback Modes Remote and digital loopback modes are enabled by bits 6 and 7 in Master Control Word 2. These modes can be used for diagnostics in locating the source of a fault condition. Remote loop around loops back data received at RxR and RxT back out on OUTA and OUTB, thus effectively sending the received DS1 data back to the far end unaltered so that the transmission line can be tested. The received signal is still monitored with the appropriate received channels on the DS1 side made available in the proper format at DSTo. The digital loop around mode diverts the data received at DSTi back out the DSTo pin. Data received on DSTi is, however, still transmitted out via OUTA and OUTB. This loop back mode can be used to test the near end interface equipment when there is no transmission line or when there is a suspected failure of the line. The all one's transmit alarm (also known as the blue alarm or the keep alive signal) can be activated in conjunction with the digital loop around so that the transmission line sends an all 1's signal while the normal data is looped back locally. The MH89760 also has a per channel loopback mode. See Table 6 and the following section for more information. #### **Per Channel Control Features** In addition to the two master control words in CSTi0 there are also 24 Per Channel Control Words. These control words only affect individual DSO channels. The correspondence between the channels on CSTi0 and the affected DSO channel is shown in Fig. 18. Each control word has three bits that enable robbed bit signalling, DSO channel loopback and inversion of the DSO channel. A full description of each of the bits is provided in Table 6. #### **Transmit Signalling Bits** Control ST-BUS input number 1 (CSTi1) contains 24 additional per channel control words. These 24 ST-BUS channels contain the A, B, C and D signalling bits that the device uses at transmit time. The position of these 24 per channel control words in the ST-BUS is shown in Figure 18 and the position of the ABCD signalling bits is shown in Table 7. Even though the device only inserts the signalling information in every 6th DS1 frame this information must be input every ST-BUS frame. Robbed bit signalling can be disabled for all channels on the DS1 link by bit 1 of Master Control Word 1. It can also be disabled on a per channel basis by bit 0 in the Per Channel Control Word 1. | Bit | Name | Description | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-3 | IC | Internal Connections. Must be kept at 0 for normal operation | | 2 | Polarity | When set, the applicable channel is not inverted on the transmit or the receive side of the device. When clear, all the bits within the applicable channel are inverted both on transmit and receive side. | | 1 | Loop | Per Channel Loopback. When set, the received DSO channel is replaced with the transmitted DSO channel. Only one DSO channel may be looped back in this manner at a time. The transmitted DSO channel remains unaffected. When clear the transmit and receive DSO sections operate normally. | | 0 | Data | Data Channel Enable. When set, robbed bit signalling for the applicable channel is disabled. When clear, every 6th DS1 frame is available for robbed bit signalling. This feature is enabled only if bit 1 in Master Control Word is low. | Table 6 - Per Channel Control Word 1 Input at CSTi0 | Bit | Name | Description | |-----|--------|---------------------------------------------------------------------------------| | 7-4 | Unused | Keep at 0 for normal operation | | 3 | Α | These are the 4 signalling bits inserted in the appropriate channels of the DS1 | | 2 | В | stream being output from the chip, when in ESF mode. In D3/D4 modes where there | | 1-0 | C, D | are only two signalling bits, the values of C and D are ignored. | Table 7 - Per Channel Control Word 2 Input at CSTi1 | Bit | Name | Description | |-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | YLALR | Yellow Alarm Indication. This bit is set when the chip is receiving a 0 in bit position 2 of every DS1 channel. | | 6 | MIMIC | This bit is set if the frame search algorithm found more than one possible frame candidate when it went into frame synchronization. | | 5 | ERR | <b>Terminal Framing Bit Error.</b> The state of this bit changes every time the chip detects 4 errors in the $F_T$ or FPS bit pattern. The bit will not change state more than once every 96ms. | | 4 | ESFYLW | <b>ESF Yellow Alarm.</b> This bit is set when the device has observed a sequence of eight one's and eight 0's in the FDL bit positions. | | 3 | MFSYNC | Multiframe Synchronization. This bit is cleared when D3/D4 multiframe synchronization has been achieved. Applicable only in D3/D4 and SLC-96 modes of operation. | | 2 | BPV | <b>Bipolar Violation Count.</b> The state of this bit changes every time the device counts 256 bipolar violations. | | 1 | SLIP | Slip Indication. This bit changes state every time the elastic buffer in the device performs a controlled slip. | | 0 | SYN | <b>Synchronization.</b> This bit is set when the device has not achieved synchronization. The bit is clear when the device has synchronized to the received DS1 data stream. | Table 8 - Master Status Word 1 (Channel 15, CSTo) | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BIAIm | <b>Blue Alarm.</b> This bit is set if the receiver has detected two frames of 1's and an out of frame condition. It is reset by any 250 microsecond interval that contains a zero. | | 6 | FrCnt | Frame Count. This is the ninth and most significant bit of the "Phase Status Word" (see Table 10). If the phase status word is incrementing, this bit will toggle when the phase reading exceeds channel 31, bit 7. If the phase word is decrementing, then this bit will toggle when the reading goes below channel 0, bit 0. | | 5 | XSt | <b>External Status.</b> This bit reflects the state of the external status pin (XSt). The state of the XSt pin is sampled once per frame. | | 4-3 | BPVCnt | <b>Bipolar Violation Count.</b> These two bits change state every 128 and every 64 bipolar violations, respectively. | | 2-0 | CRCCNT | CRC Error Count. These three bits count received CRC errors. The counter will reset to zero when it reaches terminal count. Valid only in ESF mode. | Table 9 - Master Status Word 2 (Channel 31, CSTo) | Bit | Name | Description | |-----|------------|------------------------------------------------------------------------------------------------------------------------------| | 7-3 | ChannelCnt | Channel Count. These five bits indicate the ST-BUS channel count between the ST-BUS frame pulse and the rising edge of E8Ko. | | 2-0 | BitCnt | <b>Bit Count</b> . These three bits provide one bit resolution within the channel count described above. | Table 10 - Phase Status Word (Channel 3, CSTo) #### **Operating Status Information** Status Information regarding the operation of the device is output serially via the Control ST-BUS output (CSTo). The CSTo serial stream contains Master Status Words 1 and 2, 24 Per Channel Status Words, and a Phase Status Word. The Master Status Words contain all of the information needed to determine the state of the interface and how well it is operating. The information provided includes frame and super frame synchronization, slip, bipolar violation counter, alarms, CRC error count, F<sub>T</sub> error count, synchronization pattern mimic and a phase status word. Tables 8 and 9 give a description of each of the bits in Master Status Words 1 and 2, and Table 10 gives a description of the Phase Status Word. #### Alarm Detection The device detects the yellow alarm for both D3/D4 frame format and ESF format. The D3/D4 yellow alarm will be activated if a '0' is received in bit position 2 of every DSO channel for 600 msec. It will be released in 200 msec after the contents of the bit change. The alarm is detectable in the presence of | Bit | Name | Description | |-----|--------|--------------------------------------------------------------------------------------| | 7-4 | Unused | Unused Bits. Will be output as 0's. | | 3 | Α | These are the 4 signalling bits as extracted from the received DS1 bit stream. | | 2 | В | The bits are debounced for 6 to 9 ms if the debounce feature is enabled via bit 7 in | | 1 | c | Master Control Word 1. | | 0 | D | | Table 11 - Per Channel Status Word Output on CSTo errors on the line. The ESF yellow alarm will become active when the device has detected a string of eight 0's followed by eight 1's in the facility data link. It is not detectable in the presence of errors on the line. This means that the ESF yellow alarm will drop out for relatively short periods of time, so the system will have to integrate the ESF yellow alarm. The blue alarm signal, in Master Status Word 2, will also drop out if there are errors on the line. #### **Mimic Detection** The mimic bit in Master Status Word 1 will be set if, during synchronization, a frame alignment pattern (F<sub>T</sub> or FPS bit pattern) was observed in more than one position, i.e., if more than one candidate for the frame synchronization position was observed. It will be reset when the device resynchronizes. The mimic bit, the terminal framing error bit and the CRC error counter can be used separately or together to decide if the receiver should be forced to reframe. #### **Bipolar Violation Counter** The Bipolar Violation bit in Master Status Word 1 will toggle after 256 violations have been detected in the received signal. It has a maximum refresh time of 96 ms. This means that the bit can not change state faster than once every 96 ms. For example, if there are 256 violations in 80 ms the BPV bit will not change state until 96 ms. Any more errors in that extra 16 ms are not counted. If there are 256 errors in 200 ms then the BPV bit will change state after 200 ms. In practical terms this puts an upper limit on the error rate that can be calculated from the BPV information, but this rate (1.7 X 10-3) is well above any normal operating condition. Bits 4 and 3 also provide bipolar violations information. Bit 4 will change state after 128 violations. Bit 3 changes state after 64 bipolar violations. These bits are refreshed independently and are not subject to the 96ms refresh rate described above. #### DS1/ST-BUS Phase Difference An indication of the phase difference between the ST-BUS and the DS1 frame can be ascertained from 8-66 the information provided by the eight bit Phase Status Word and the Frame Count bit. Channel three on CSTo contains the Phase Status Word. Bits 7-3 in this word indicate the number of ST-BUS channels between the ST-BUS frame pulse and the rising edge of the E8Ko signal. The remaining three bits provide one bit resolution within the channel count indicated by bits 7-3. The frame count bit in Master Status Word 2 is the ninth and most significant bit of the phase status word. It will toggle when the phase status word increments above channel 31, bit 7 or decrements below channel 0, bit 0. The E8Ko signal has a specific relationship with received DS1 frame. The rising edge of E8Ko occurs during bit 2, channel 17 of the received DS1 frame. The Phase Status Word in conjunction with the frame count bit, can be used to monitor the phase relationship between the received DS1 frame and the local ST-BUS frame. The local 2.048 MHz ST-BUS clock must be phase-locked to the 1.544 MHz clock extracted from the received data. When the two clocks are not phase-locked, the input data rate on the DS1 side will differ from the output data rate on the ST-BUS side. If the average input data rate is higher than the average output data rate, the channel count and bit count in the phase status word will be seen to decrease over time, indicating than the E8Ko rising edge, and therefore the DS1 frame boundary is moving with respect to the ST-BUS frame pulse. Conversely, a lower average input data rate will result in an increase in the phase reading. In an application where it is necessary to minimize jitter transfer from the received clock to the local system clock, a phase lock loop with a relatively large time constant can be implemented using information provided by the phase status word. In such a system, the local 2.048 MHz clock is derived from a precision VCO. Frequency corrections are made on the basis of the average trend observed in the phase status word. For example, if the channel count in the phase status word is seen to increase over time, the feedback applied to the VCO is used to decrease the system clock frequency until a reversal in the trend is observed. The elastic buffer in the MH89760 permits the device to handle eight channels of jitter/wander (see description of elastic buffer in the next section). In order to prevent slips from occurring, the frequency corrections would have to be implemented such that the deviation in the phase status word is limited to eight channels peak to peak. It is possible to use a more sophisticated protocol which would center the elastic buffer and permit more jitter/wander to be handled. However, for most applications, the eight channels of jitter/wander tolerance is acceptable. #### Received Signalling Bits The A, B, C and D signalling bits are output from the device in the 24 Per Channel Status Words. Their location in the serial steam output at CSTo is shown in Figure 18 and the bit positions are shown in Table 11. The internal debouncing of the signalling bits can be turned on or off by Master Control Word 1. In ESF mode, A, B, C and D bits are valid. Even though the signalling bits are only received once every six frames the device stores the information so that it is available on the ST-BUS every frame. The ST-BUS will always contain the most recent signalling bits. The state of the signalling bits is frozen if synchronization is lost. In D3/D4 mode, only the A and B bits are valid. The state of the signalling bits is frozen when terminal frame synchronization is lost. The freeze is disabled when the device regains terminal frame synchronization. The signalling bits may go through a random transition stage until the device attains multiframe synchronization. #### **Clock and Framing Signals** The MH89760 has a built in clock extraction circuit which creates a 1.544 MHz clock synchronized to the received DS1 signal. This clock is used internally by the MH89760 to clock in data received on RxA and RxB. It is also output at the E1.50 pin for use in tuning the circuit during initial setup. The clock extractor is essentially a current injection oscillator with feedback. The circuit has been designed to operate within the constraints imposed by the minimum 1's density requirements, typically specified for T1 networks (maximum of 15 consecutive 0's). The free-running frequencing of the oscillator is controlled by a 43 µH to 48 µH external tunable inductor connected between the LA and LB pins on the device. The inductor should be tuned to provide a frequency of 1.544 MHz $\pm$ 200 Hz at the E1.50 pin with no signal applied at RxD. The extracted clock is internally divided by 193 and aligned with the received DS1 frame. The resulting 8 kHz signal is output at the E8Ko pin and can be used to phase lock the local system C2 and the transmit C1.5 clocks to the extracted clock. The MH89760 requires three clock signals which have to be generated externally. The ST-BUS interface on the device requires a 2.048 MHz signal which is applied at the C2i pin and an 8 kHz framing signal applied at the F0i pin. The framing signal is used to delimit individual ST-BUS frames. Figure 2 illustrates the relationship between the C2i and F0i signals. The F0i signal can be derived from the 2.048 MHz C2 clock. The transmit side of the D51 interface requires a 1.544 MHz clock applied at C1.5i. The C1.5 and C2 clocks must be phase locked. There must be 193 clock cycles of the C1.5 clock for every 256 cycles of the C2 clock in order for the 2.048 to 1.544 rate converter to function properly. In synchronous operation the slave end of the link must have its C2 and C1.5 clocks phase locked to the extracted clock. In plesiochronous clocking applications where the master and slave end are operating under controlled slip conditions, phase locking to the extracted clock is generally not required. Mitel's MT8940 Digital Phase Lock Loop (DPLL) can be used to generate all timing signals required by the MH89760. The MT8940 has two DPLLs built into the device. Figure 20 shows how DPLL #1 can be set up to generate the C1.5 clock phase locked to the F0i which in turn is derived from the same source as the C2 clock. Figure 20 also shows how DPLL #2 is set up to generate the ST-BUS clocks that are phase locked to the received data rate. If E8Ko from the MH89760 is connected to the C8Kb input on the MT8940, DPLL #2 in the device will generate the ST-BUS clocks that are phase locked to the T1 line. Figure 20 - MT8940 Clock Generator Figure 21 - Input/Output Configuration #### **DS1** Line Interface #### Line Transmitter The transmit line interface is made up of two open collector drivers (OUTA and OUTB) that can be coupled to the line with a center tapped pulse transformer (see Figure 21). A step function is applied to the transformer when either of the transistors is turned on. By operating in the transient portion of the inductance response, the secondary of the transformer produces an almost square pulse. The capacitor and inductor on the center tap of the transmit transformer shown in Figure 21 suppress transients in the 12 volt supply. The series RLC across the output of the transformer shape the pulse to meet the AT & T or CCITT pulse templates. A detailed transformer specification is presented in the applications section of this data sheet. To complete the interfaces to the transmit line, a pre-equalizer and line impedance matching network is required. The pulse output at the transformer secondary must be pre-equalized to drive different lengths of cable. Mitel's MH89761 T1 Equalizer is configurable to provide pre-emphasis for 0-150, 150-450 and 450-655 foot lengths of 22 AWG transmission line. A separate 6dB pad is also provided on the MH89761 for use in implementing external looparound. Both circuits have input and output impedance of $100\Omega$ . Figure 21 shows how the equalizer is connected in a typical application. (Refer to the MH89761 data sheet for more details.) #### Line Receiver The bipolar receiver inputs on the device, RxT and RxR, are intended to be coupled to the line through a center tapped pulse transformer as shown in Figure 21. The device presents a $400\Omega$ impedance to the receive transformer to permit matching to $100\Omega$ twisted pair cable. The signal detect threshold level of the receiver circuit is set at approximately 1.5V. There is no equalization of the received signal. The receiver circuit is designed to accurately decode a signal attenuated by a maximum of 3 dB from the digital crossconnect point. The MH89760 is not designed to directly accept a signal from the last network repeater. Interface to the public network generally requires a Channel Service Unit (CSU). The receiver decodes the bipolar signal into a split phase unipolar return to zero format. The two resulting unipolar signals are used for bipolar violation detection within the device and are also output at RxA and RxB. These two signals are combined together with an external NAND gate and applied at the RxD pin which is an input to the clock extractor and the DS1 interface. The input jitter tolerance of the MH89760 is shown in Figure 22. #### **Elastic Buffer** The MH89760 has a two frame elastic buffer which absorbs jitter in the received DS1 signal. The buffer is also used in the rate conversion between the 1.544 Mbit/s DS1 rate and the 2.048 Mbit/s ST-BUS data rate. Figure 22. Input Jitter Tolerance of the MH89760 The received data is written into the elastic buffer with the extracted 1.544 MHz clock. The data is read out of the buffer on the ST-BUS side with the system 2.048 MHz clock. The maximum delay through the buffer is 1.3 ST-BUS frames (i.e., 42 ST-BUS channels). The minimum delay required to avoid bus contention in the buffer memory is two ST-BUS channels. Under normal operating conditions, the system C2i clock is phase locked to the extracted E1.50 clock using external circuitry. If the two clocks are not phase-locked, then the rate at which the data is being written into the device on the DS1 side may differ from the rate at which it is being read out on the ST-BUS side. The buffer circuit will perform a controlled slip if the throughput delay conditions described above are violated. For example, if the data on the DS1 side is being written in at a rate slower than what it is being read out on the ST-BUS side, the delay between the received DS1 write pointer and the ST-BUS read pointer will begin to decrease over time. When this delay approaches the minimum two channel threshold, the buffer will perform a controlled slip which will reset the the internal ST-BUS read pointers so that there is exactly 34 channels delay between the two pointers. This will result in some ST-BUS channels containing information output in the previous frame. Repetition of up to one DS1 frame of information is possible. Conversely, if the data on the DS1 side is being written into the buffer at a rate faster than that at which it is being read out on the ST-BUS side, the delay between the DS1 frame and the ST-BUS frame will increase over time. A controlled slip will be performed when the throughput delay exceeds 42 ST-BUS channels. This slip will reset the internal ST-BUS counters so that there is a 10 channel delay between the DS1 write pointer and the ST-BUS read pointer, resulting in loss of up to one frame of received DS1 data. Note that when the device performs a controlled slip, the ST-BUS address pointers are repositioned so that there is either a 10 channel or a 34 channel delay between the input DS1 frame and the output ST-BUS frame. Since the buffer performs a controlled slip only if the delay exceeds 42 channels or is less than 2 channels, there is an 8 channel hysteresis built into the slip mechanism. The device can, therefore, absorb 8 channels or 32.5µs of jitter in the received signal. There is no loss of frame sync, multiframe sync or any errors in the signalling bits when the device performs a slip. The information on the FDL pins in ESF or SLC-96 mode will, however, undergo slips at the same time. #### Framing Algorithm A state diagram of the framing algorithm is shown in Figure 23. The dotted lines show which feature can be switched in and out depending upon the operating mode of the device. In ESF mode, the framer searches for the FPS bits. Once this pattern is detected and verified, bit 0 in Master Status Word 1 is cleared. When the device is operating in the D3/D4 format, the framer searches for the $F_T$ pattern, i.e., a repeating 1010... pattern in a specific bit position every alternate frame. It will synchronize to this pattern and declare valid terminal frame synchronization by clearing bit 0 in Master Status Word 1. The device will subsequently initiate a search for the $F_S$ pattern to locate the signalling frames (see Figure 4). When a correct $F_S$ pattern has been located, bit 3 in Master Status Word 1 is cleared indicating that the device has achieved multiframe synchronization. Note: the device will remain in terminal frame synchronization even if no $\mathsf{F}_{\mathsf{S}}$ pattern can be located. In D3/D4 format, when the CRC/MIMIC bit in Master Control Word 1 is cleared, the device will not go into synchronization if more than one bit position in the frame has a repeating 1010.... pattern, i.e., if more than one candidate for the terminal framing position is located. The framer will continue to search until only one terminal framing pattern candidate is discovered. It is, therefore, possible that the device may not synchronize at all in the presence of PCM code sequences (e.g., sequences generated by some types of test signals) which contain mimics of the terminal framing pattern. Setting CRC/MIMIC bit high will force the framer to synchronize to the first terminal framing pattern detected. In standard D3/D4 applications, the user's system software should monitor the multiframe synchronization state indicated by bit 3 in Master Status Word 1. Failure of the device to achieve multiframe synchronization within 4.5ms of terminal frame synchronization, is an indication that the device has framed up to a terminal framing pattern mimic and should be forced to reframe. One of the main features of the framer is that it performs its function "off line". That is, the framer repositions the receive circuit only when it has detected a valid frame position. When the framer Figure 23 - Off-Line Framer State Diagram exits maintenance mode the receive counters remain where they are until the framer has found a new frame position. This means that if the user forces a reframe when the device was really in the right place, there will not be any disturbance in the circuit because the framer has no effect on the receiver until it has found synchronization. The out of synchronization criterion can be controlled by bit 0 in Master Control Word 2. This bit changes the out of frame conditions for the maintenance state. The out of sync threshhold can be changed from 2 out of 4 errors in $F_T$ (or FPS) to 4 out of 12 errors in $F_T$ (or FPS). The average reframe time is 24 ms for ESF mode, and 12ms for D3/D4 modes. Figure 24 is a bar graph which shows the probability of achieving frame synchronization at a specific time. The chart shows the results for ESF mode with CRC check, and D3/D4 modes of operation. The average reframe time with random data is 24 ms for ESF, and 13 msec. D3/D4 modes. The probability of a reframe time of 35 ms or less is 88% for ESF mode, and 97% for D3/D4 modes. In ESF mode it is recommended that the CRC check be enabled unless the line has a high error rate. With the CRC check disabled the average reframe time is greater because the framer must also check for mimics. Figure 24 - Reframe Time #### **Applications** #### 1. Typical T1 Application Figure 25 shows the external components that are required in a typical T1 application using the MH89760. The MT8980 is used to control and monitor the device as well as switch data to DSTi and DSTo (refer to Application Note MSAN-123 for more inofrmation on the operation of the MT8980). The MT8952. HDLC protocol controller, is shown in this application to illustrate how the data on the FDL could be used. The digital phase-locked loop, the MT8940, provides all the clocks necessary to make a functional interface. The 1.544 MHz clock extracted by the MH89760 is used to clock in data at RxA, RxB and RxD. It is also internally divided by 193 to obtain an 8 kHz clock which is output at E8Ko. The MT8940 uses this 8 kHz signal to provide a phase locked 2.048 MHz clock for the ST-BUS interface and a 1.544 MHz clock for the DS1 transmit side. Note: the configurations shown in Figures 25 and 27 using the MT8940 may not meet specific jitter performance requirements. A more sophisticated PLL may be required for applications designed to meet specific standards. The split phase unipolar signals output by the MT8976 at TxA and TxB are used by the line driver circuit to generate a bipolar AMI signal. The line driver is transformer coupled to an equalization circuit and the DS1 line. Equalization of the meet AT & T transmitted signal is required to specifications for crossconnect compatible equipment (see AT & T Technical Advisory #34). Specifications for the input and output transformers is shown in Figure 26. On the receive side the bipolar line signal is converted into a unipolar format by the line receiver circuit. The resulting split phase signals are input at the RxA RxB pins on the MT8976. The signals are combined together to produce a composite return to zero signal which is clocked into the device at RxD. An uncommitted nand gate in the MT8940 can be used for this purpose. #### 2. Interfacing the MH89760 to a Parallel Bus The MH89760 can be interfaced to a high speed parallel bus or to a microprocessor using the MT8920 Parallel Access Circuit (STPA). Fig. 27 shows the MT8976 interfaced to a parallel bus structure using two STPA's operating in modes 1 and 2. The first STPA operating in mode 2 (MMS=0, MS1=1, $\overline{24/32}$ =0), routes data and/or voice information between the parallel telecom bus and the T1 or CEPT link via DSTi and DSTo. The second STPA, operating in mode 1 (MMS=1) provides access from the signalling and link control bus to the | | | PR n1 NA | n2 E C C C C C C C C C C C C C C C C C C | P n1 NA | O S E COO NO N | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|------------------------------------------|---------------------------------------------|-------------------------------------------------|------------|--| | Parameter | Sym | Min | Max | Min | Max | Units | | | 1. Turns Ratio n1:n2<br>n1:n3<br>n2:n3 | | 0.99<br>0.99<br>0.99 | 1.01<br>1.01<br>1.01 | 0.99<br>0.50<br>0.50 | 1.01<br>0.55<br>0.55 | | | | 2. 3dB Bandwidth | F <sub>Min</sub><br>F <sub>Max</sub> | 39 | 7<br>50 | 29 | 7<br>38 | kHz<br>MHz | | | 3. 1dB Bandwidth | F <sub>Min</sub><br>F <sub>Max</sub> | 27 | 15<br>39 | 20 | 15<br>29 | kHz<br>MHz | | | 4. Rise Time | Tr | | 10 | | 13 | ns | | | 5. Fall Time | Tf | | 11 | | 14 | ns | | | 6. Volt-Microsecond Product | | 1250 | | 750 | | V μs | | | 7. Longitudinal Balance @ 1.544 MHz | | -50 | | -50 | | dB | | | 8. Insulation Resistance | Ri | 100 | | 100 | | Mohm | | | 9. Dielectric withstanding Voltage 1°:2° | $V_{dw}$ | 1500 | | 1500 | | $V_{RMS}$ | | | 10. Operating Temperature | T <sub>OP</sub> | -40 | +85 | -40 | +85 | °C | | | Variable Inductor Variable Inductor Inductance (L) :43 to 48.5 μH DC Resistance : R <sub>L</sub> = 5 Ohms Typ. : R <sub>L</sub> = 10.0 Ohms Max. Capacitance : 3.0 pF Typ. : 7.0 pF Max. | | | | | | | | Figure 26. Magnetics Information MH89760 status and control channels. All signalling and link functions may be controlled easily through the STPA transmit RAM's Tx0, Tx1, while status information is read at receive RAM Rx0. In addition, interrupts can be set up to notify the system in case of slips, loss of sync, alarms, violations, etc. #### 3. PCM/Voice Channel Bank The D3/D4 channel bank is one of the most widely used pieces of equipment in the North American network today. The D3/D4 channel converts 24 analog telephone lines into the 24 channels of a T1 serial stream. The channel bank is the interface point between a digital switching or transmission system and the analog telephone loop. The industry is moving towards end-to-end digital connections (ISDN), but the analog channel bank will still be in use for many years to come. Figure 28 shows a block diagram of a channel bank that has been divided into four sections, the analog line interface, signalling interface, switch matrix, and T1 interface. The subscriber line interface circuit (SLIC) provides interface to the telephone line, i.e., provides loop current and ringing voltage, and converts the analog voice signal into $\mu Law$ PCM. The SLIC also detects the off-hook condition for conventional POTS (Plain Old Telephone Set) signalling. Once the voice is encoded into digital format the switch matrix transfers the 24 consecutive channels that are received from the SLICs to the 24 valid channels used by the MH89760. The MH89760 formats and transmits this information on the T1 line. Signalling information from the telephone sets can be routed straight through to the output T1 channel, or it can be routed to the DTMF receiver pool. This is easily accomplished by the MT8980 switch matrix once the SLIC has digitized the analog signal. Channel banks must be able to operate in a loop timed mode so that they meet the clock synchronization requirements of a level four entity. Phase-locked loop #2 of the MT8940 generates the ST-BUS clocks that are synchronized to the extracted 8kHz clock, and phase-locked loop #1 generates the transmit T1 clock synchronized to the ST-BUS. Figure 27 - Using the MH89760 in a Parallel Bus Environment 8-76 #### 4. ISDN Voice/Data Channel Bank/Concentrator The ISDN channel bank is a term that is used in this context to describe a system that performs the same logical function as the D3/D4 channel bank. That is, it concentrates the subscribers digital loop into the primary digital transmission scheme, the T1 trunk. The ISDN channel bank in Figure 29 is divided into four blocks, the digital line interface, the switch matrix, the D channel processing, and the T1 interface. Beginning with the digital line interface, the MT8972 provides 2B+D 160k bit bidirectional communication over single twisted pair wiring. The MT8972 converts the 160kbit line signal into ST-Bus format, where it can be manipulated by the MT8980 switch matrix. The data received from the MT8972 is then transferred to the D channel processor by the switch matrix. The D channel processor converts the 2B+D format used on the 160 kBit digital line into the 23B+D format used on the T1 Link. To control and monitor the MT8972's and the T1 interface the switch matrix operates some of its input and output streams in message mode. This enables the system to control all of the functions of the MT8972's and the T1 interface through the Control ST-BUS points, (CSTi/o). Clock synchronization is done by the MT8940. Phase-locked loop # 2 generates ST-BUS clocks that are synchronized to the extracted 8kHz output from the T1 interface. Phase-locked loop #1 generates the transmit T1 clock synchronized to the ST-BUS clocks, which are synchronized to the extracted T1 clock. This scheme will also allow the system to operate in a loop timed mode. With appropriate multiplexing a single D channel processor can handle all 23 2B+D interfaces. If both B channels on all 24 lines are going to be used then it would be necessary to use two T1 trunk interfaces. #### 5. Digital Access Cross Connect System (DACS) The Digital Access Cross Connect System (DACS) is a T1 switch with 127 T1 lines as input and output plus one T1 line that is reserved for test and maintenance purposes. A DACS is capable of switching any input channel on any T1 trunk to any output channel on any T1 trunk. There are four main blocks in Figure 30, the T1 interfaces, the switch matrix, the control matrix, and the clock generator. The digital trunk interface is made up of the MH89760 plus the additional components required to interface to the transmission line. The MH89760 handles all of the data formatting required for transmit and receive and converts the 1.544 MHz serial stream into STBUS format so that it can be routed through the synchronous switch matrix built with the MT8980. The switch matrix can be built so that the maximum throughput delay is 1 frame +2 channels. The switch matrix will not only route data channels to their destination, but it will also route the received signalling bits through to the destination channel. This is necessary because the receiving MH89760 decodes the T1 stream, and the transmitting MH89760 has to reconstruct the outgoing T1 stream. In other words, there is no multiframe integrity between received data and transmitted data. The total throughput delay is one frame plus ten ST-BUS channels for the MH89760 receiver, 2.5 ST-BUS channels for the MH89760 transmitter, and one frame plus two ST-BUS channels for the switch matrix for a total of 2.5 frames worst case. The control block only interfaces with the switch matrix. Besides routing channels and signalling through to the proper destination the switch matrix must also supply each MH89760 with the Master Control Words, and monitor the Master Status Words of each MH89760. The clock generation block supplies the ST-BUS clocks and the T1 transmit clocks that are synchronized to one of the T1 trunks. All of the extracted 8 kHz outputs are ANDed together before they are input to PLL #2 of the MT8940. Phase-locked Loop #2 of the MT8940, will generate the ST-BUS clocks that are used by the MH89760's and the MT8980's that are synchronized with chosen T1 line. The E8Ko of all of the other MH89760's can be taken to a high state from the Master Control Word which allows the system controller to select any one of 128 T1 lines to act as the synchronization source. By connecting the frame pulse output, FOO, of PLL # 2 to FOi of PLL # 1 the MT8940 will generate the T1 transmit clock that is phase-locked to FOo, which in turn is phase-locked to the master synchronization signal, E8Ko. If all of the T1 trunks are from the network any short term differences in the received data rate will be absorbed by the elastic buffer in the MH89760. #### 6. Digital Multiplex Interface (DMI) A specification for computer to PBX interfaces known as Digital Multiplex Interface, converts a number of data channels, ranging from 300 baud to 64K baud, from an asynchronous or synchronous format into T1 format with clear channel capabilities and a common channel signalling scheme. The options available range from 300 baud to 64K baud channels to statistical multiplexing of multiple logical channels within a single timeslot of the T1 interface. The block diagram in Figure 31 is broken down into four components. These four components are the asynchronous interface (MD65SC51's), the protocol converter (micro and MT8952s), the switch matrix (MT8980), and the T1 interface (MH89760). The MD65SC51's provide a standard RS232 interface that is capable of interfacing many off-the-shelf modems and data sets. A single microprocessor is capable of handling the protocol conversion between the RS232 ports and the MT8952 HDLC protocoller. The MT8952 interfaces directly to the ST-BUS, which in turn interfaces directly to the T1 interface devices. Instead of the MT8952 operating at 64K bits continuously, it operates at 2.048 MHz and inputs/outputs an 8 bit burst every 125 µsec. This feature eliminates the need for an additional rate conversion circuit to multiplex the HDLC outputs up to the T1 data rate. Each of the HDLC chips is assigned a timeslot on the ST-BUS in a manner that is similar to enabling a voice codec. When the MT8952 is not enabled the output driver is tristated. The channel assignment circuit is therefore very simple. The switch matrix is used to monitor/control the T1 interface, and to reformat the ST-BUS streams between the protocol conversion and the T1 interface. The first function is to look after the T1 interface, the MH89760. This is done by operating ST-BUS stream 0 of the MT8980 in message mode. The microprocessor can then write control information to the MH89760 and read status information from the MH89760. The MH89760 and the MT8940 form the T1 interface. The MH89760 converts the data received on the ST-BUS into a 1.544 MHz T1 stream. All of the formatting and decoding of the T1 signal is performed by this device. The interface to the device is through message mode on the MT8980 as described in the previous paragraph. The MT8940 provides the clock synchronization required to operate in a loop timed mode. Digital phase-locked loop #2 provides ST-BUS clocks that are synchronized to the extracted 8kHz and digital phase-locked loop #1 provides the transmit 1.544 MHz clock synchronized to the ST-BUS. #### 7. High Speed Data Transmission Link High speed data links are becoming increasingly popular in private networks and computer communications. The basic configuration is to use the entire T1 link as a 1.536 Mbit serial channel. The data to be transmitted is usually assembled into packets such as HDLC or ethernet before being transmitted down the T1 link. If the distance to be covered is small, 1300 ft. or less, then there are no T1 repeaters required and the user can string its own wire. This would be the case for a large business complex or university where there is centralized computing facilities with satellite units located in peripheral areas. If the distance travelled is greater, then the user must lease repeatered T1 line from the local telephone operating company The block diagram in Figure 32 is divided into three sections, protocol converter, switch matrix, and T1 interface. The protocol section is dependent on the particular format that is chosen. In this example it is assumed that the protocol is HDLC. The transmit and receive clock enables for the MT8952 are enabled for a period of 24 consecutive ST-BUS channels, and a clock speed of 2.048 MHz. This enables the protocol conversion section to interface directly to the switch matrix. Within the switch matrix the 1st 24 channels from the protocol section are redistributed in the 24 valid timeslots used by the MH89760. Once the data enters the T1 interface the MH89760 formats and transmits the data on the T1 line. Control and monitoring of the T1 interface is done through the switch matrix, the MT8980. CSTiO and CSTo1 are connected to the ST-BUS streams that are configured for message mode so the the controlling microprocessor can access the Master Control Words and the Master Status Words. Data is received by the opposite process. The T1 interface extracts the data from the T1 stream and formats it into ST-BUS channels, the switch matrix repositions them into the first 24 consecutive channels of the ST-BUS, and the protocol conversion section disassembles the HDLC packets. Clock generation and synchronization is handled by the MT8940. DPLL #2 generates ST-BUS clocks that are phase-locked to the extracted 8KHz, and DPLL #1 generates the transmit T1 clock that is phase-locked to the ST-BUS frame pulse. The whole interface is therefore operating in a loop timed mode and there will be no loss of information due to slips. The MT8940 can also be configured to operate in a master timing mode if required. 8-84 #### 8. T1 to CEPT Digital Trunk Converter There are two digital trunk transmission formats in use in the world today. They are, the T1 systems in North American and the CEPT systems in Europe. Mitel's T1 interface and CEPT interfaces both convert the digital trunk format into ST-BUS format. Therefore, the common element between the two systems becomes the ST-BUS. Once the channels have been converted to ST-BUS format they can be converted from one system to the other very easily. The T1 to CEPT Converter is divided into four sections. Figure 33 shows the four blocks, T1 interface, switch matrix, CEPT interface, clock generation and synchronization, and DSP Element. The T1 interface converts the 1.544 MHz serial stream into the ST-BUS format where it interfaces with the switch matrix through DSTi and DSTo. The CEPT interface converts 2.048 MHz serial stream into the ST-BUS format from the other side and interfaces with the switch matrix on DSTi and DSTo. With both the T1 data and the CEPT data converted to the ST-BUS the two digital trunk formats can easily exchange information through the switch matrix. Unfortunately, the signalling information from the two formats is not exchanged as easily. A and B signalling bits received by the T1 interface must be read by the controlling microprocessor and converted in software to the ABCD signalling bits used in the CEPT format, and vice versa. In addition to converting the signalling bits, the converter must also change the North American µLaw into CCITT standard ALaw. This is done by the block labelled DSP in Figure 33, Digital Signal Processor. The final component of the system is the MT8940. All of the extracted 8KHz outputs from the T1 and the CEPT interfaces are combined with an AND gate before being connected to the MT8940. One of the interfaces is selected as the synchronization source by enabling its output through the Master Control Word of the chosen interface. Phase-locked loop #2 will then generate ST-BUS clocks that are synchronized to either the T1 network or the CEPT network. Phase-locked loop #1 is configured to generate the T1 transmit clock synchronized to the ST-BUS. Therefore, if the ST-BUS is synchronized to one network then the elastic buffer in the opposite interfaces will perform controlled slips between that network and the T1 to CEPT converter. #### **Appendix** # **Control and Status Register Summary** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|-----------------|------------|------------|------------|------------|------------| | Debounce | TSPZCS | B8ZS | 8KHSel | XCtl | ESFYLW | Robbed Bit | YLALR | | 1 Disabled | 1 Disabled | 1 B8ZS | 1 Disabled | 1 Set High | 1 Enabled | 1 Disabled | 1 Enabled | | 0 Enabled | 0 Enabled | 0 Jammed<br>Bit | 0 Enabled | 0 Cleared | 0 Disabled | 0 Enabled | 0 Disabled | # Master Control Word 1 (Channel 15, CSTi0) | RMLOOP | DGLOOP | ALL1's | ESF/D4 | Reframe | SLC-96 | CRC/MIMIC | Maint. | |------------|------------|------------|---------|------------------------------------------|------------|------------|--------| | 1 Enabled | 1 Enabled | 1 Enabled | 1 ESF | Device | 1 Enabled | See Note 1 | 1 4/12 | | 0 Disabled | 0 Disabled | 0 Disabled | 0 D3/D4 | Reframes on<br>High to Low<br>Transition | 0 Disabled | | 0 2/4 | #### Master Control Word 2 (Channel 31, CSTi0) | | Polarity | Loop | Data | |--------------------|----------------------------|----------------------|------------| | UNUSED - KEEP AT 0 | 1 No Inversion 0 Inversion | 1 Ch. looped<br>back | 1 Enabled | | | Oniversion | 0 Normal | 0 Disabled | # Per Channel Control Words (All Channels on CSTi0 Except Channels 3, 7, 11, 15, 19, 23, 27 and 31) | UNUSED - KEEP AT 0 | A | <b>B</b> | <b>C</b> | <b>D</b> | |--------------------|---------------|---------------|---------------|---------------| | | Txt. Sig. Bit | Txt. Sig. Bit | Txt. Sig. Bit | Txt. Sig. Bit | # Per Channel Control Words (All Channels on CSTi1 Except Channels 3, 7, 11, 15, 19, 23, 27 and 31) | YLALR | MIMIC | ERR | ESFYLW | MFSYNC | BPV | SLIP | SYN | |------------------------|---------------------------------|-------------------------------|---------------------------------|------------------------------|-------------------------------|-----------|------------------------------| | 1 Detected<br>0 Normal | 1 Detected<br>0 Not<br>Detected | F <sub>T</sub> Error<br>Count | 1 Detected<br>0 Not<br>Detected | 1 Not Detected<br>0 Detected | Bipolar<br>Violation<br>count | when Slip | 1 Out-of-Sync.<br>0 In-sync. | # Master Status Word 1 (Channel 15, CSTo) | BiAim | FrCnt | XSt | | | |----------------|-------|------------|-------------------------|------------------| | 1 Detected | | 1 XSt High | BIPOLAR VIOLATION COUNT | CRC -ERROR COUNT | | 0 Not Detected | | 0 XSt Low | | | #### Master Status Word 2 (Channel 31, CSTo) | CHANNEL COUNT | ВІТ | COUNT | |---------------|-----|-------| | | | | #### Phase Status Word (Channel 3, CSTo) | UNUSED | l A | В | c | D D | |--------|-----------------|-----------------|---------------|----------------| | | Rec'd. Sig. Bit | Rec'd. Sia. Bit | Rec'd Sig Bit | Rec'd Sig Rit | | | | | | need. sig. bit | # Per Channel Status Word (All Channels on CSTo Except Channels 3, 7, 11, 15, 19, 23, 27, 31) #### Note 1: In ESF mode: - 1: CRC calc. ignored during Sync. - 0: CRC checked for Sync. #### In D3/D4 mode: - 1: Sync. to first correct S-bit pattern. - 0: Will not Sync. if Mimic detected. Figure 34. Physical Dimensions of 40 Pin Dual in Line Hybrid Package